3.4.8.4 Digital Compare Filter Control (DCFCTL) Register
Figure 3-110. Digital Compare Filter Control (DCFCTL) Register
15
13
12
8
Reserved
Reserved
R-0
R-0
7
6
5
4
3
2
1
0
Reserved
Reserved
PULSESEL
BLANKINV
BLANKE
SRCSEL
R-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-59. Digital Compare Filter Control (DCFCTL) Register Field Descriptions
Bit
Field
Value
Description
15-13
Reserved
Reserved
12-8
Reserved
Reserved for TI Test
7
Reserved
Reserved
6
Reserved
Reserved for TI Test
5-4
PULSESEL
Pulse Select For Blanking & Capture Alignment
00
Time-base counter equal to period (TBCTR = TBPRD)
01
Time-base counter equal to zero (TBCTR = 0x0000)
10
Reserved
11
Reserved
3
BLANKINV
Blanking Window Inversion
0
Blanking window not inverted
1
Blanking window inverted
2
BLANKE
Blanking Window Enable/Disable
0
Blanking window is disabled
1
Blanking window is enabled
1-0
SRCSEL
Filter Block Signal Source Select
00
Source Is DCAEVT1 Signal
01
Source Is DCAEVT2 Signal
10
Source Is DCBEVT1 Signal
11
Source Is DCBEVT2 Signal
Enhanced Pulse Width Modulator (ePWM) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
371
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......