10.7.3.7 Interrupt Flag Clear Register (MICLR)
Normally bits in the MIFR register are automatically cleared when a task begins. The interrupt flag clear register
can be used to instead manually clear bits in the interrupt flag (MIFR) register. Writing a 1 to a MICLR bit will
clear the corresponding bit in the MIFR register. Writes of 0 are ignored and reads always return 0.
Figure 10-9. Interrupt Flag Clear Register (MICLR)
15
8
Reserved
R -0
7
6
5
4
3
2
1
0
INT8
INT7
INT6
INT5
INT4
INT3
INT2
INT1
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10-28. Interrupt Flag Clear Register (MICLR) Field Descriptions
Bits
Name
Value
Description
15-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7
INT8
Task 8 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 8 interrupt flag.
6
INT7
Task 7 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 7 interrupt flag.
5
INT6
Task 6 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 6 interrupt flag.
4
INT5
Task 5 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 5 interrupt flag.
3
INT4
Task 4 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 4 interrupt flag.
2
INT3
Task 3 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 3 interrupt flag.
1
INT2
Task 2 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 2 interrupt flag.
0
INT1
Task 1 Interrupt Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 1 interrupt flag.
(1)
This register is protected by EALLOW and the dual code security module.
Control Law Accelerator (CLA)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
719
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......