Figure 1-69. Analog I/O MUX (AIOMUX1) Register
31
30
29
28
27
26
25
24
23
22
21
20
19
16
Reserved
AIO14
Reserved
AIO12
Reserved
AIO10
Reserved
R-0
R/W-1,x
R-0
R/W-1,x
R-0
R/W-1,x
R-0
15
14
13
12
11
10
9
8
7
6
5
4
3
0
Reserved
AIO6
Reserved
AIO4
Reserved
AIO2
Reserved
R-0
R/W-1,x
R-0
R/W-1,x
R-0
R/W-1,x
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-71. Analog I/O MUX (AIOMUX1) Register Field Descriptions
Bit
Field
Value
Description
31:30 Reserved
Any writes to these bits must always have a value of 0.
29:28 AIO14
00 or 01
AIO14 enabled
10 or 11
AIO14 disabled (default)
27:26 Reserved
Any writes to these bits must always have a value of 0.
25:24 AIO12
00 or 01
AIO12 enabled
10 or 11
AIO12 disabled (default)
23:22 Reserved
Any writes to these bits must always have a value of 0.
21:20 AIO10
00 or 01
AIO10 enabled
10 or 11
AIO10 disabled (default)
19:14 Reserved
Any writes to these bits must always have a value of 0.
13:12 AIO6
00 or 01
AIO6 enabled
10 or 11
AIO6 disabled (default)
11:10
Reserved
Any writes to these bits must always have a value of 0.
9:8
AIO4
00 or 01
AIO4 enabled
10 or 11
AIO4 disabled (default)
7:6
Reserved
Any writes to these bits must always have a value of 0.
5:4
AIO2
00 or 01
AIO2 enabled
10 or 11
AIO2 disabled (default)
3:0
Reserved
Any writes to these bits must always have a value of 0.
System Control and Interrupts
134
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......