7.10.2.6 QPOSSLAT Register (Offset = Ah) [reset = 0h]
Strobe Position Latch
Figure 7-26. QPOSSLAT Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QPOSSLAT
R-0h
Table 7-11. QPOSSLAT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QPOSSLAT
R
0h
Strobe Position Latch
The position-counter value is latched into this register on a strobe
event as defined by the QEPCTL[SEL] bits.
Reset type: SYSRSn
7.10.2.7 QPOSLAT Register (Offset = Ch) [reset = 0h]
Position Latch
Figure 7-27. QPOSLAT Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QPOSLAT
R-0h
Table 7-12. QPOSLAT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QPOSLAT
R
0h
Position Latch
The position-counter value is latched into this register on a unit time
out event.
Reset type: SYSRSn
7.10.2.8 QUTMR Register (Offset = Eh) [reset = 0h]
QEP Unit Timer
Figure 7-28. QUTMR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QUTMR
R/W-0h
Table 7-13. QUTMR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QUTMR
R/W
0h
QEP Unit Timer
This register acts as time base for unit time event generation. When
this timer value matches the unit time period value a unit time event
is generated.
Reset type: SYSRSn
Enhanced Quadrature Encoder Pulse (eQEP)
488
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......