15.11.32 MFFINT Register (Offset = 23h) [reset = 0h]
MFFINT is shown in
Return to the
.
MFFINT contains the enable bits for both the transmitter and receiver interrupts.
Figure 15-96. MFFINT Register
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
RINT
RESERVED
XINT
R-0h
R/W-0h
R-0h
R/W-0h
Table 15-104. MFFINT Register Field Descriptions
Bit
Field
Type
Reset
Description
15-3
RESERVED
R
0h
Reserved
2
RINT
R/W
0h
Enable for transmit Interrupt
Reset type: SYSRSn
0h (R/W) = Transmit interrupt on XRDY is disabled.
1h (R/W) = Transmit interrupt on XRDY is enabled.
1
RESERVED
R
0h
Reserved
0
XINT
R/W
0h
Enable for Receive Interrupt
Reset type: SYSRSn
0h (R/W) = Receive interrupt on RRDY is disabled.
1h (R/W) = Receive interrupt on RRDY is enabled.
Multichannel Buffered Serial Port (McBSP)
998
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......