Table 15-83. SRGR2 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
13
CLKSM
R/W
0h
Sample rate generator mode
Reset type: SYSRSn
0h (R/W) = Sample rate generator input clock mode bit. The sample
rate generator can accept an input clock signal and divide it down
according to CLKGDV to produce an output clock signal, CLKG. The
frequency of CLKG is:)
CLKG frequency = (input clock frequency)/ ( 1
CLKSM is used in conjunction with the SCLKME bit to determine the
source for the input clock.
A reset selects the CPU clock as the input clock and forces the
CLKG frequency to half the LSPCLK frequency.
The input clock for the sample rate generator is taken from the
MCLKR pin, depending on the value of the SCLKME bit of PCR:
SCLKME CLKSM Input Clock For
Sample Rate Generator
0 0 Reserved
1 0 Signal on MCLKR pin
1h (R/W) = The input clock for the sample rate generator is taken
from the LSPCLK or from the MCLKX pin, depending on the value of
the SCLKME bit of PCR:
SCLKME CLKSM Input Clock For
Sample Rate Generator
0 1 LSPCLK
1 1 Signal on MCLKX pin
12
FSGM
R/W
0h
Sample rate generator transmit frame-synchronization mode bit.
The transmitter can get frame synchronization from the FSX pin
(FSXM = 0) or from inside the McBSP (FSXM = 1). When FSXM
= 1, the FSGM bit determines how the McBSP supplies frame-
synchronization pulses.
Reset type: SYSRSn
0h (R/W) = If FSXM = 1, the McBSP generates a transmit frame-
synchronization pulse when the content of DXR[1,2] is copied to
XSR[1,2].
1h (R/W) = If FSXM = 1, the transmitter uses frame-synchronization
pulses generated by the sample rate generator. Program the FWID
bits to set the width of each pulse. Program the FPER bits to set the
period between pulses.
11-0
FPER
R/W
0h
Frame-synchronization period bits for FSG.
The sample rate generator can produce a clock signal, CLKG, and
a frame-synchronization signal, FSG. The period between frame-
synchronization pulses on FSG is (FPER + 1) CLKG cycles. The
12 bits of FPER allow a frame-synchronization period of 1 to 4096
CLKG cycles:
Reset type: SYSRSn
Multichannel Buffered Serial Port (McBSP)
976
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......