Table 1-91. GPIO Port B Clear (GPBCLEAR) Register Field Descriptions
Bits
Field
Value
Description
31- 27
Reserved
Any writes to these bits must always have a value of 0.
26-18
GPIO58-GPIO50
Each GPIO port B pin (GPIO58-GPIO50) corresponds to one bit in this register as shown in
.
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to low. If the pin is configured as a GPIO
output then it will be driven low. If the pin is not configured as a GPIO output then the latch is
cleared but the pin is not driven.
17-13
Reserved
Any writes to these bits must always have a value of 0.
12-0
GPIO44-GPIO32
Each GPIO port B pin (GPIO32-GPIO 44) corresponds to one bit in this register as shown in
.
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to low. If the pin is configured as a GPIO
output then it will be driven low. If the pin is not configured as a GPIO output then the latch is
cleared but the pin is not driven.
Table 1-92. GPIO Port B Toggle (GPBTOGGLE) Register Field Descriptions
Bits
Field
Value
Description
31- 27
Reserved
Any writes to these bits must always have a value of 0.
26-18
GPIO58 -GPIO50
Each GPIO port B pin (GPIO58-GPIO50) corresponds to one bit in this register as shown in
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to toggle from its current state. If the pin is
configured as a GPIO output then it will be driven in the opposite direction of its current state. If
the pin is not configured as a GPIO output then the latch is cleared but the pin is not driven.
17-13
Reserved
Any writes to these bits must always have a value of 0.
12-0
GPIO44-GPIO32
Each GPIO port B pin (GPIO44-GPIO32) corresponds to one bit in this register as shown in
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to toggle from its current state. If the pin is
configured as a GPIO output then it will be driven in the opposite direction of its current state. If
the pin is not configured as a GPIO output then the latch is cleared but the pin is not driven.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
153
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......