Table 7-18. QEPCTL Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
3
QPEN
R/W
0h
Quadrature position counter enable/software reset
Reset type: SYSRSn
0h (R/W) = Reset the eQEP peripheral internal operating flags/read-
only registers. Control/configuration registers are not disturbed by a
software reset.
When QPEN is disabled, some flags in the QFLG register do not get
reset or cleared and show the actual state of that flag.
1h (R/W) = eQEP position counter is enabled
2
QCLM
R/W
0h
QEP capture latch mode
Reset type: SYSRSn
0h (R/W) = Latch on position counter read by CPU. Capture
timer and capture period values are latched into QCTMRLAT and
QCPRDLAT registers when CPU reads the QPOSCNT register.
1h (R/W) = Latch on unit time out. Position counter, capture timer
and capture period values are latched into QPOSLAT, QCTMRLAT
and QCPRDLAT registers on unit time out.
1
UTE
R/W
0h
QEP unit timer enable
Reset type: SYSRSn
0h (R/W) = Disable eQEP unit timer
1h (R/W) = Enable unit timer
0
WDE
R/W
0h
QEP watchdog enable
Reset type: SYSRSn
0h (R/W) = Disable the eQEP watchdog timer
1h (R/W) = Enable the eQEP watchdog timer
Enhanced Quadrature Encoder Pulse (eQEP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
495
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......