Table 7-25. QEPSTS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
PCEF
R
0h
Position counter error flag.
This bit is not sticky and it is updated for every index event.
Reset type: SYSRSn
0h (R/W) = No error occurred during the last index transition
1h (R/W) = Position counter error
7.10.2.21 QCTMR Register (Offset = 1Dh) [reset = 0h]
QEP Capture Timer
Figure 7-41. QCTMR Register
15
14
13
12
11
10
9
8
QCTMR
R/W-0h
7
6
5
4
3
2
1
0
QCTMR
R/W-0h
Table 7-26. QCTMR Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
QCTMR
R/W
0h
This register provides time base for edge capture unit.
Reset type: SYSRSn
7.10.2.22 QCPRD Register (Offset = 1Eh) [reset = 0h]
QEP Capture Period
Figure 7-42. QCPRD Register
15
14
13
12
11
10
9
8
QCPRD
R/W-0h
7
6
5
4
3
2
1
0
QCPRD
R/W-0h
Table 7-27. QCPRD Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
QCPRD
R/W
0h
This register holds the period count value between the last
successive eQEP position events
Reset type: SYSRSn
Enhanced Quadrature Encoder Pulse (eQEP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
507
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......