(forced low). If the clock source is not used or the respective pins are used as GPIOs, the user should disable
it at boot time.
INTOSC1TRIM Reg
(A)
Internal
OSC 1
(10 MHz)
OSCE
CLKCTL[INTOSC1OFF]
WAKEOSC
CLKCTL[INTOSC1HALT]
INTOSC2TRIM Reg
(A)
Internal
OSC 2
(10 MHz)
OSCE
CLKCTL[INTOSC2OFF]
CLKCTL[INTOSC2HALT]
1 = Turn OSC Off
1 = Ignore HALT
1 = Turn OSC Off
1 = Ignore HALT
XCLK[XCLKINSEL]
0 = GPIO38
1 = GPIO19
GPIO19
or
GPIO38
CLKCTL[XCLKINOFF]
0
0
1
(Crystal)
OSC
XCLKIN
X1
X2
CLKCTL[XTALOSCOFF]
0 = OSC on (default on reset)
1 = Turn OSC off
0
1
0
0
1
1
OSC1CLK
OSCCLKSRC1
OSC2CLK
0
1
CLKCTL[WDCLKSRCSEL]
(OSC1CLK on
reset)
XRS
CLKCTL[OSCCLKSRCSEL]
SYSCLKOUT
CLKCTL[TMR2CLKSRCSEL]
OSCCLKSRC2
11
Prescale
/1, /2, /4,
/8, /16
CLKCTL[TRM2CLKPRESCALE]
DEVICECNF[SYSCLK2DIV2DIS]
00
01, 10, 11
CPUTMR2CLK
SYNC
Edge
Detect
10
01
CLKCTL[OSCCLKSRC2SEL]
SYSCLKOUT
WAKEOSC
(Oscillators enabled when this signal is high)
EXTCLK
XTAL
XCLKIN
(OSC1CLK on
reset)
XRS
OSCCLK
PLL
Missing-Clock-Detect Circuit
(B)
CPU-Watchdog
PLL2CTL.PLL2CLKSRCSEL
PLL2CTL.PLL2EN
SYSCLK2 to USB
PLL2CLK
HRCAP
PLL2
/2
A.
Register loaded from TI OTP-based calibration function.
Figure 1-19. Clocking Options
System Control and Interrupts
70
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......