Figure 1-86. GPIO Port B Set, Clear and Toggle (GPBSET, GPBCLEAR, GPBTOGGLE) Registers
31
27
26
25
24
Reserved
GPIO58
GPIO57
GPIO56
R-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
GPIO55
GPIO54
GPIO53
GPIO52
GPIO51
GPIO50
Reserved
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R-0
15
13
12
11
10
9
8
Reserved
GPIO44
GPIO43
GPIO42
GPIO41
GPIO40
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
GPIO39
GPIO38
GPIO37
GPIO36
GPIO35
GPIO34
GPIO33
GPIO32
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-90. GPIO Port B Set (GPBSET) Register Field Descriptions
Bits
Field
Value
Description
31- 27
Reserved
Any writes to these bits must always have a value of 0.
26-18
GPIO58 -GPIO50
Each GPIO port B pin (GPIO58-GPIO50) corresponds to one bit in this register as shown in
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to high. If the pin is configured as a GPIO
output then it will be driven high. If the pin is not configured as a GPIO output then the latch is set
but the pin is not driven.
17-13
Reserved
Any writes to these bits must always have a value of 0.
12-0
GPIO44-GPIO32
Each GPIO port B pin (GPIO44-GPIO32) corresponds to one bit in this register as shown in
0
Writes of 0 are ignored. This register always reads back a 0.
1
Writing a 1 forces the respective output data latch to high. If the pin is configured as a GPIO
output then it will be driven high. If the pin is not configured as a GPIO output then the latch is set
but the pin is not driven.
System Control and Interrupts
152
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......