1.3.2.4.1.4.2 PLL2 Multiplier (PLL2MULT) Register
Note
PLL2MULT is affected by XRSn signal only.
Figure 1-30. PLL2 Multiplier (PLL2MULT) Register
15
4
3
0
Reserved
PLL2MULT
R-0
R/W-0x0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-28. PLL2 Multiplier (PLL2MULT) Register Field Descriptions
Bit
Field
Value
15-4
Reserved
Any writes to these bits must always have a value of 0.
3-0
PLL2MULT
PLL2 Multiplier. This bit field determines the output frequency of PLL2 (PLL2F
out
) for a given input
(PLL2F
in
).
PLL2 should be enabled (PLL2EN = 1) prior to setting these bits.
0000
PLL2F
out
= PLL2F
in
(PLLBYPASS)
0001
PLL2F
out
= PLL2F
in
* 1
0010
PLL2F
out
= PLL2F
in
* 2
0011
PLL2F
out
= PLL2F
in
* 3
...
1111
PLL2F
out
= PLL2F
in
* 15
(1)
This register is EALLOW protected. See
for more information.
1.3.2.4.1.4.3 PLL2 Lock Status (PLL2STS) Register
Note
PLL2STS is affected by XRSn signal only.
Figure 1-31. PLL2 Lock Status (PLL2STS) Register
15
1
0
Reserved
PLL2LOCKS
R-0
R-0x0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-29. PLL2 Lock Status (PLL2STS) Register Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Any writes to these bits must always have a value of 0.
3-0
PLL2MULT
PLL2 Lock Status Bit: This bit indicates whether PLL2 is locked or not. When the PLL2MULT
setting is modified, a counter is loaded with the value from the main PLL PLLLOCKPRD bit
field and the PLL2LOCKS bit is cleared. Once set to a non-zero value, the counter begins down-
counting. Upon reaching zero, the counter stops and the PLL2LOCKS bit is set.
0
PLL2 is not yet locked
1
PLL2 is locked
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
83
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......