Table 12-17. SPI FIFO Transmit (SPIFFTX) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
5
TXFFIENA
R/W
0h
TX FIFO Interrupt Enable
Reset type: SYSRSn
0h (R/W) = TX FIFO interrupt based on TXFFIL match (less than or
equal to) will be disabled.
1h (R/W) = TX FIFO interrupt based on TXFFIL match (less than or
equal to) will be enabled.
4-0
TXFFIL
R/W
0h
Transmit FIFO Interrupt Level Bits
Transmit FIFO will generate interrupt when the FIFO status bits
(TXFFST4-0) and FIFO level bits (TXFFIL4-0 ) match (less than or
equal to).
Reset type: SYSRSn
0h (R/W) = A TX FIFO interrupt request is generated when there are
no words remaining in the TX buffer.
1h (R/W) = A TX FIFO interrupt request is generated when there is 1
word or no words remaining in the TX buffer.
2h (R/W) = A TX FIFO interrupt request is generated when there is 2
words or fewer remaining in the TX buffer.
3h (R/W) = A TX FIFO interrupt request is generated when there are
3 words or fewer remaining in the TX buffer.
4h (R/W) = A TX FIFO interrupt request is generated when there are
4 words or fewer remaining in the TX buffer.
1Fh (R/W) = Reserved.
Serial Peripheral Interface (SPI)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
793
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......