8.13.5.4 ADC SOC Flag 1 Register (ADCSOCFLG1)
Figure 8-29. ADC SOC Flag 1 Register (ADCSOCFLG1)
15
14
13
12
11
10
9
8
SOC15
SOC14
SOC13
SOC12
SOC11
SOC10
SOC9
SOC8
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
2
1
0
SOC7
SOC6
SOC5
SOC4
SOC3
SOC2
SOC1
SOC0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-16. ADC SOC Flag 1 Register (ADCSOCFLG1) Field Descriptions
Bit
Field
Value
Description
15-0
SOCx
(x = 15 to 0)
SOCx Start of Conversion Flag. Indicates the state of individual SOC conversions.
0
No sample pending for SOCx.
1
Trigger has been received and sample is pending for SOCx.
The bit will be automatically cleared when the respective SOCx conversion is started. If contention
exists where this bit receives both a request to set
and
a request to clear on the same cycle,
regardless of the source of either, this bit will be set and the request to clear will be ignored. In this
case the overflow bit in the ADCSOCOVF1 register will not be affected regardless of whether this
bit was previously set or not.
Analog-to-Digital Converter (ADC)
550
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......