Table 13-18. SCI FIFO Receive (SCIFFRX) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
5
RXFFIENA
R/W
0h
Receive FIFO interrupt enable
Reset type: SYSRSn
0h (R/W) = RX FIFO interrupt is disabled
1h (R/W) = RX FIFO interrupt is enabled. This interrupt is triggered
whenever the receive FIFO status (RXFFST) bits match (equal to or
greater than) the interrupt trigger level bits RXFFIL (bits 4-0).
4-0
RXFFIL
R/W
1Fh
Receive FIFO interrupt level bits
The receive FIFO generates an interrupt whenever the FIFO status
bits (RXFFST4-0) are greater than or equal to the FIFO level bits
(RXFFIL4-0). The maximum value that can be assigned to these bits
to generate an interrupt cannot be more than the depth of the RX
FIFO. The default value of these bits after reset is 11111b. Users
should set RXFFIL to best fit their application needs by weighing
between the CPU overhead to service the ISR and the best possible
usage of received SCI data.
Reset type: SYSRSn
Serial Communications Interface (SCI)
830
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......