11.9.15 Destination Transfer Step Size Register (DST_TRANSFER_STEP) — EALLOW Protected
The destination transfer step size register (DST_TRANSFER_STEP) is shown in
. Only write to the TRANSFER register when the RUNSTS bit is 0 (DMA channel stopped or halted).
Typically though, the values should only be configured when the channel is stopped.
Figure 11-21. Destination Transfer Step Size Register (DST_TRANSFER_STEP)
15
0
DSTTRANSFERSTEP
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-17. Destination Transfer Step Size Register (DST_TRANSFER_STEP) Field Descriptions
Bit
Field
Value
Description
15-0
DSTTRANSFERSTEP
These bits specify the destination address pointer post-increment/decrement
step size after processing a burst of data:
0x0FFF
Add 4095 to address
...
...
0x0002
Add 2 to address
0x0001
Add 1 to address
0x0000
No address change
0xFFFF
Sub 1 from address
0xFFFE
Sub 2 from address
...
...
0xF000
Sub 4096 from address
Only values from -4096 to 4095 are valid.
Direct Memory Access (DMA) Module
754
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......