6.7.2.3 CAP1 Register (Offset = 4h) [reset = 0h]
CAP1 is shown in
and described in
Return to the
.
Capture 1 Register
Figure 6-19. CAP1 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
CAP1
R/W-0h
Table 6-6. CAP1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CAP1
R/W
0h
This register can be loaded (written) by:
- Time-Stamp counter value (TSCTR) during a capture event
- Software - may be useful for test purposes or initialization
- ARPD shadow register (CAP3) when used in APWM mode
Reset type: SYSRSn
6.7.2.4 CAP2 Register (Offset = 6h) [reset = 0h]
CAP2 is shown in
and described in
Return to the
.
Capture 2 Register
Figure 6-20. CAP2 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
CAP2
R/W-0h
Table 6-7. CAP2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CAP2
R/W
0h
This register can be loaded (written) by:
- Time-Stamp ( counter value) during a capture event
- Software - may be useful for test purposes
- ACMP shadow register (CAP4) when used in APWM mode
Reset type: SYSRSn
Enhanced Capture (eCAP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
449
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......