15.11.11 SRGR2 Register (Offset = Ah) [reset = 0h]
and described in
.
Return to the
.
SRGR2 contains control bits for the sample rate generator such as input clock selection, internal transmit
frame-synchronization source selection, and the period between frame-synchronization pulses.
If an external source provides the input clock source for the sample rate generator, a control bit is provided to
make the CLKG synchronized to an external frame-synchronization pulse on the FSR pin so that CLKG is kept in
phase with the input clock.
Figure 15-75. SRGR2 Register
15
14
13
12
11
10
9
8
GSYNC
RESERVED
CLKSM
FSGM
FPER
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
FPER
R/W-0h
Table 15-83. SRGR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15
GSYNC
R/W
0h
Clock synchronization mode bit for CLKG.
GSYNC is used only when the input clock source for the sample rate
generator is external?on the MCLKR pin.
When GSYNC = 1, the clock signal (CLKG) and the frame-
synchronization signal (FSG) generated by the sample rate
generator are made dependent on pulses on the FSR pin.
Reset type: SYSRSn
0h (R/W) = No clock synchronization
CLKG oscillates without adjustment, and FSG pulses every (FPER +
1) CLKG cycles.
1h (R/W) = Clock synchronization
- CLKG is adjusted as necessary so that it is synchronized with the
input clock on the
MCLKR pin.
- FSG pulses. FSG only pulses in response to a pulse on the FSR
pin.
The frame-synchronization period defined in FPER is ignored.
14
RESERVED
R/W
0h
Reserved
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
975
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......