Figure 1-83. GPIO Port B Data (GPBDAT) Register
31
27
26
25
24
Reserved
GPIO58
GPIO57
GPIO56
R-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
GPIO55
GPIO54
GPIO53
GPIO52
GPIO51
GPIO50
Reserved
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R-0
15
13
12
11
10
9
8
Reserved
GPIO44
GPIO43
GPIO42
GPIO41
GPIO40
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
GPIO39
GPIO38
GPIO37
GPIO36
GPIO35
GPIO34
GPIO33
GPIO32
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-85. GPIO Port B Data (GPBDAT) Register Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
Any writes to these bits must always have a value of 0.
26-18
GPIO 58-GPIO50
Each bit corresponds to one GPIO port B pin (GPIO58-GPIO50) as shown in
0
Reading a 0 indicates that the state of the pin is currently low, irrespective of the mode the pin is
configured for.
Writing a 0 will force an output of 0 if the pin is configured as a GPIO output in the appropriate
GPBMUX1 and GPBDIR registers; otherwise, the value is latched but not used to drive the pin.
1
Reading a 1 indicates that the state of the pin is currently high irrespective of the mode the pin is
configured for.
Writing a 1 will force an output of 1 if the pin is configured as a GPIO output in the GPBMUX1 and
GPBDIR registers; otherwise, the value is latched but not used to drive the pin.
17-13
Reserved
Any writes to these bits must always have a value of 0.
12-0
GPIO44-GPIO32
Each bit corresponds to one GPIO port B pin (GPIO44-GPIO32) as shown in
0
Reading a 0 indicates that the state of the pin is currently low, irrespective of the mode the pin is
configured for.
Writing a 0 will force an output of 0 if the pin is configured as a GPIO output in the appropriate
GPBMUX1 and GPBDIR registers; otherwise, the value is latched but not used to drive the pin.
1
Reading a 1 indicates that the state of the pin is currently high irrespective of the mode the pin is
configured for.
Writing a 1 will force an output of 1 if the pin is configured as a GPIO output in the GPBMUX1 and
GPBDIR registers; otherwise, the value is latched but not used to drive the pin.
System Control and Interrupts
148
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......