Figure 1-17. Peripheral Clock Control 3 Register (PCLKCR3)
15
14
13
12
11
10
9
8
USB0
ENCLK
CLA1
ENCLK
Reserved
Reserved
DMA
ENCLK
CPUTIMER2
ENCLK
CPUTIMER1
ENCLK
CPUTIMER0
ENCLK
R-0
R/W-0
R-1
R-0
R/W-0
R/W-1
R/W-1
R/W-1
7
3
2
1
0
Reserved
COMP3
ENCLK
COMP2
ENCLK
COMP1
ENCLK
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-18. Peripheral Clock Control 3 Register (PCLKCR3) Field Descriptions
Bit
Field
Value
Description
15
USB0ENCLK
USB module clock enable
0
Clock is disabled
1
Clock is enabled
14
CLA1ENCLK
CLA module clock enable
0
CLA is not clocked
1
CLA is clocked
13
Reserved
Reserved
12
Reserved
Any writes to these bits must always have a value of 0.
11
DMAENCLK
DMA module clock enable
0
DMA is not clocked
1
DMA is clocked
10
CPUTIMER2ENCLK
CPU Timer 2 Clock Enable
0
The CPU Timer 2 is not clocked.
1
The CPU Timer 2 is clocked.
9
CPUTIMER1ENCLK
CPU Timer 1 Clock Enable
0
The CPU Timer 1 is not clocked.
1
The CPU Timer 1 is clocked.
8
CPUTIMER0ENCLK
CPU Timer 0 Clock Enable
0
The CPU Timer 0 is not clocked.
1
The CPU Timer 0 is clocked.
7-3
Reserved
Any writes to these bits must always have a value of 0.
2
COMP3ENCLK
Comparator3 clock enable
0
Comparator3 is not clocked
1
Comparator3 is clocked
1
COMP2ENCLK
Comparator2 clock enable
0
Comparator2 is not clocked
1
Comparator2 is clocked
0
COMP1ENCLK
Comparator1 clock enable
0
Comparator1 is not clocked
1
Comparator1 is clocked
System Control and Interrupts
68
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......