17.5.4 USB Receive Interrupt Status Register (USBRXIS), offset 0x004
Note
Use caution when reading this register. Performing a read may change bit status.
The USB receive interrupt status 16-bit read-only register (USBRXIS) indicates which interrupts are currently
active for receive endpoints 1–3.
Note:
The USBRXIS register does not have a bit for EP0. See the USBTXIS register for EP0 use.
Note:
Bits relating to endpoints that have not been configured always return 0. All active interrupts are cleared
when this register is read.
Mode(s):
Host
Device
and described in
Figure 17-7. USB Receive Interrupt Status Register (USBRXIS)
15
4
3
2
1
0
Reserved
EP3
EP2
EP1
Rsvd
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-8. USB Receive Interrupt Status Register (USBRXIS) Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Reserved
3
EP3
RX Endpoint 3 Interrupt
0
No interrupt
1
The Endpoint 3 receive interrupt is asserted.
2
EP2
RX Endpoint 2 Interrupt
0
No interrupt
1
The Endpoint 2 receive interrupt is asserted.
1
EP1
RX Endpoint 1 Interrupt
0
No interrupt
1
The Endpoint 1 receive interrupt is asserted.
0
Reserved
0
Reserved
Universal Serial Bus (USB) Controller
1076
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......