13.14.2.13 SCI Priority Control (SCIPRI) Register (Offset = Fh) [reset = 0h]
SCIPRI determines what happens when an emulation suspend event occurs.
Figure 13-23. SCI Priority Control (SCIPRI) Register
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
FREESOFT
RESERVED
R-0h
R/W-0h
R-0h
Table 13-20. SCI Priority Control (SCIPRI) Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
RESERVED
R
0h
Reserved
7-5
RESERVED
R
0h
Reserved
4-3
FREESOFT
R/W
0h
These bits determine what occurs when an emulation suspend event
occurs (for example, when the debugger hits a break point). The
peripheral can continue whatever it is doing (free-run mode), or if in
stop mode, it can either stop immediately or stop when the current
operation (the current receive/transmit sequence) is complete.
Reset type: SYSRSn
0h (R/W) = Immediate stop on suspend
1h (R/W) = Complete current receive/transmit sequence before
stopping
2h (R/W) = Free run
3h (R/W) = Free run
2-0
RESERVED
R
0h
Reserved
Serial Communications Interface (SCI)
832
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......