GPADAT
(latch)
GPACLEAR,
GPATOGGLE
GPAQSEL 1/2
Qual
GPAMUX 1/2
SYSCLKOUT
High
impedance
output
control
GPIO
Pins
PU
XRS
Sync
Low power
modes block
GPIOx.async
GPADIR
(latch)
01
11
01
GPACTRL
2
2
10
Peripheral 1 input
N/C
(default on reset)
(default on reset)
GPIOx_OUT
GPIOx_DIR
GPAPUD
0 = enable PU
1 = disable PU
(disabled after reset)
async
(async disable
when low)
11
10
Peripheral 2 input
Peripheral 3 input
Peripheral 1 output
GPASET,
(default
on reset)
3 samples
6 samples
00
00
XRS
(default on reset)
01
11
10
00
01
11
10
00
0 = input, 1 = output
GPIO XINT1SEL
GPIO XINT2SEL
GPIO XINT3SEL
External
interrupt
MUX
PIE
GPADAT (read)
GPIOLPMSEL
LPMCR0
Peripheral 2 output
Peripheral 3 output
Peripheral 1 output enable
Peripheral 2 output enable
Peripheral 3 output enable
A.
GPxDAT latch/read are accessed at the same memory location.
Figure 1-58. General GPIO Multiplexing Diagram
System Control and Interrupts
108
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......