The Debug Interrupt Enable Register (DBGIER) is used only when the CPU is halted in real-time emulation
mode. An interrupt enabled in the DBGIER is defined as a time-critical interrupt. When the CPU is halted in
real-time mode, the only interrupts that are serviced are time-critical interrupts that are also enabled in the IER.
If the CPU is running in real-time emulation mode, the standard interrupt-handling process is used and the
DBGIER is ignored.
As with the IER, you can read the DBGIER to identify enabled or disabled interrupts and write to the DBGIER to
enable or disable interrupts. To enable an interrupt, set its corresponding bit to 1. To disable an interrupt, set its
corresponding bit to 0. Use the PUSH DBGIER instruction to read from the DBGIER and POP DBGIER to write
to the DBGIER register. At reset, all the DBGIER bits are set to 0.
Figure 1-104. Debug Interrupt Enable Register (DBGIER) — CPU Register
15
14
13
12
11
10
9
8
RTOSINT
DLOGINT
INT14
INT13
INT12
INT11
INT10
INT9
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
INT8
INT7
INT6
INT5
INT4
INT3
INT2
INT1
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-128. Debug Interrupt Enable Register (DBGIER) — CPU Register Field Descriptions
Bits
Field
Value
Description
15
RTOSINT
Real-time operating system interrupt enable. RTOSINT enables or disables the CPU RTOS
interrupt.
0
RTOSINT is disabled
1
RTOSINT is enabled
14
DLOGINT
.
Data logging interrupt enable. DLOGINT enables or disables the CPU data logging interrupt
0
DLOGINT is disabled
1
DLOGINT is enabled
13
INT14
.
Interrupt 14 enable. INT14 enables or disables CPU interrupt level INT14
0
Level INT14 is disabled
1
Level INT14 is enabled
12
INT13
Interrupt 13 enable. INT13 enables or disables CPU interrupt level INT13.
0
Level INT13 is disabled
1
Level INT13 is enabled
11
INT12
Interrupt 12 enable. INT12 enables or disables CPU interrupt level INT12.
0
Level INT12 is disabled
1
Level INT12 is enabled
10
INT11
Interrupt 11 enable. INT11 enables or disables CPU interrupt level INT11.
0
Level INT11 is disabled
1
Level INT11 is enabled
9
INT10
Interrupt 10 enable. INT10 enables or disables CPU interrupt level INT10.
0
Level INT10 is disabled
1
Level INT10 is enabled
System Control and Interrupts
190
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......