3.4.8.2 Digital Compare A Control (DCACTL) Register
Figure 3-108. Digital Compare A Control (DCACTL) Register
15
10
9
8
Reserved
EVT2FRC
SYNCSEL
EVT2SRCSEL
R-0
R/W-0
R/W-0
7
4
3
2
1
0
Reserved
EVT1SYNCE
EVT1SOCE
EVT1FRC
SYNCSEL
EVT1SRCSEL
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-57. Digital Compare A Control (DCACTL) Register Field Descriptions
Bit
Field
Value
Description
15-10
Reserved
Reserved
9
EVT2FRC
SYNCSEL
DCAEVT2 Force Synchronization Signal Select
0
Source Is Synchronous Signal
1
Source Is Asynchronous Signal
8
EVT2SRCSEL
DCAEVT2 Source Signal Select
0
Source Is DCAEVT2 Signal
1
Source Is DCEVTFILT Signal
7-4
Reserved
Reserved
3
EVT1SYNCE
DCAEVT1 SYNC, Enable/Disable
0
SYNC Generation Disabled
1
SYNC Generation Enabled
2
EVT1SOCE
DCAEVT1 SOC, Enable/Disable
0
SOC Generation Disabled
1
SOC Generation Enabled
1
EVT1FRC
SYNCSEL
DCAEVT1 Force Synchronization Signal Select
0
Source Is Synchronous Signal
1
Source Is Asynchronous Signal
0
EVT1SRCSEL
DCAEVT1 Source Signal Select
0
Source Is DCAEVT1 Signal
1
Source Is DCEVTFILT Signal
Enhanced Pulse Width Modulator (ePWM) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
369
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......