Table 8-4. ADC Control Register 1 (ADCCTL1) Field Descriptions (continued)
Bit
Field
Value Description
12-8 ADCBSYCHN
Set when ADC SOC for current SOC is generated
When ADCBSY = 0: holds the value of the last converted SOC
When ADCBSY = 1: reflects SOC currently being processed
00h
SOC0 is currently processing or was last SOC converted
01h
SOC1 is currently processing or was last SOC converted
02h
SOC2 is currently processing or was last SOC converted
03h
SOC3 is currently processing or was last SOC converted
04h
SOC4 is currently processing or was last SOC converted
05h
SOC5 is currently processing or was last SOC converted
06h
SOC6 is currently processing or was last SOC converted
07h
SOC7 is currently processing or was last SOC converted
08h
SOC8 is currently processing or was last SOC converted
09h
SOC9 is currently processing or was last SOC converted
0Ah
SOC10 is currently processing or was last SOC converted
0Bh
SOC11 is currently processing or was last SOC converted
0Ch
SOC12 is currently processing or was last SOC converted
0Dh
SOC13 is currently processing or was last SOC converted
0Eh
SOC14 is currently processing or was last SOC converted
0Fh
ADCINB15 is currently processing or was last SOC converted
1xh
Invalid value
7
ADCPWDN
ADC power down (active low).
This bit controls the power up and power down of all the analog circuitry inside the analog core except
the bandgap and reference circuitry
0
All analog circuitry inside the core except the bandgap and reference circuitry is powered down
1
The analog circuitry inside the core is powered up
6
ADCBGPWD
Bandgap circuit power down (active low)
0
Bandgap circuitry is powered down
1
Bandgap buffer's circuitry inside core is powered up
5
ADCREFPWD
Reference buffers circuit power down (active low)
0
Reference buffers circuitry is powered down
1
Reference buffers circuitry inside the core is powered up
4
Reserved
0
Reads return a zero; Writes have no effect.
3
ADCREFSEL
Internal or external reference select
0
Internal Bandgap used for reference generation
1
External VREFHI or VREFLO pins used for reference generation. On some devices the VREFHI pin
is shared with ADCINA0. In this case ADCINA0 will not be available for conversions in this mode. On
some devices the VREFLO pin is shared with VSSA. In this case the VREFLO voltage cannot be varied.
2
INTPULSEPOS
INT Pulse Generation control
0
INT pulse generation occurs when ADC begins conversion (negative edge of sample pulse of the
sampled signal)
1
INT pulse generation occurs 1 cycle prior to ADC result latching into its result register
1
VREFLOCONV
VREFLO Convert.
When enabled, internally connects VREFLO to the ADC channel B5 and disconnects the ADCINB5 pin
from the ADC. Whether the pin ADCINB5 exists on the device does not affect this function. Any external
circuitry on the ADCINB5 pin is unaffected by this mode.
0
ADCINB5 is passed to the ADC module as normal, VREFLO connection to ADCINB5 is disabled
1
VREFLO internally connected to the ADC for sampling
Analog-to-Digital Converter (ADC)
536
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......