11.3 Architecture
11.3.1 Block Diagram
shows a device level block diagram of the DMA.
ADC
RESULT
registers
ADC
CPU
PF0
I/F
ADC
DMA
PF0
I/F
ADC
control
and
RESULT
registers
ADC
PF2
I/F
L5
I/F
L5
SARAM
(8Kx16)
L6
I/F
L6
SARAM
(8Kx16)
L7
I/F
L7
SARAM
(8Kx16)
L8
I/F
L8
SARAM
(8Kx16)
PF3 I/F McBSP
Event
triggers
DMA
6-ch
External
interrupts
CPU
timers
CPU bus
DMA bus
PIE
INT7
DINT[CH1:CH6]
CPU
ePWM/
HRPWM
registers
PF3 I/F
PF3 I/F
USB
CLA
bus
Figure 11-1. DMA Block Diagram
Direct Memory Access (DMA) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
729
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......