15.11.1 DRR2 Register (Offset = 0h) [reset = 0h]
and described in
.
Return to the
.
DRR2 contains the upper 16 bits of the received data to be read by the CPU or DMA. DRR2 is only used if the
word length is greater than 16 bits.
Figure 15-65. DRR2 Register
15
14
13
12
11
10
9
8
HWHB
R/W-0h
7
6
5
4
3
2
1
0
HWLB
R/W-0h
Table 15-73. DRR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
HWHB
R/W
0h
High-word high-byte
Reset type: SYSRSn
7-0
HWLB
R/W
0h
High-word low-byte
Reset type: SYSRSn
15.11.2 DRR1 Register (Offset = 1h) [reset = 0h]
and described in
.
Return to the
.
DRR1 contains the lower 16 bits of the received data to be read by either the CPU or DMA.
Figure 15-66. DRR1 Register
15
14
13
12
11
10
9
8
LWHB
R/W-0h
7
6
5
4
3
2
1
0
LWLB
R/W-0h
Table 15-74. DRR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
LWHB
R/W
0h
Low-word high-byte
Reset type: SYSRSn
7-0
LWLB
R/W
0h
Low-word low-byte
Reset type: SYSRSn
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
961
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......