8.13.3.4 ADC Interrupt Overflow Clear Register (ADCINTOVFCLR)
Figure 8-19. ADC Interrupt Overflow Clear Register (ADCINTOVFCLR)
15
9
8
Reserved
ADCINT9
R-0
R-0/W-1
7
6
5
4
3
2
1
0
ADCINT8
ADCINT7
ADCINT6
ADCINT5
ADCINT4
ADCINT3
ADCINT2
ADCINT1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
R-0/W-1
LEGEND: R/W = Read/Write; R = Read only; R-0/W-1 =always read 0, write 1 to set; -
n
= value after reset
Table 8-10. ADC Interrupt Overflow Clear Register (ADCINTOVFCLR) Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
0
Reads return a zero; Writes have no effect.
8-0
ADCINTx
(x = 9 to 1)
ADC Interrupt Overflow Clear Bits.
0
No action.
1
Clears the respective overflow bit in the ADCINTOVF register. If software tries to set this bit on
the same clock cycle that hardware tries to set the overflow bit in the ADCINTOVF register, then
hardware has priority and the ADCINTOVF bit will be set.
Analog-to-Digital Converter (ADC)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
541
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......