Table 1-15. Peripheral Clock Control 0 Register (PCLKCR0) Field Descriptions
Bit
Field
Value
Description
15
Reserved
Any writes to these bits must always have a value of 0.
14
ECANAENCLK
ECAN-A clock enable
0
The eCAN-A module is not clocked. (default)
1
The eCAN-A module is clocked (SYSCLKOUT/2).
13
Reserved
Any writes to these bits must always have a value of 0.
12
MCBSPAENCLK
MCBSP clock enable
0
The McBSP module is not clocked.
1
The McBSP module is clocked.
11
SCIBENCLK
SCI-B clock enable
0
The SCI-B module is not clocked.
1
The SCI-B module is clocked.
10
SCIAENCLK
SCI-A clock enable
0
The SCI-A module is not clocked. (default)
1
The SCI-A module is clocked by the low-speed clock (LSPCLK).
9
SPIBENCLK
SPI-B clock enable
0
The SPI-B module is not clocked. (default)
1
The SPI-B module is clocked by the low-speed clock (LSPCLK).
8
SPIAENCLK
SPI-A clock enable
0
The SPI-A module is not clocked. (default)
1
The SPI-A module is clocked by the low-speed clock (LSPCLK).
7-5
Reserved
Any writes to these bits must always have a value of 0.
4
I2CAENCLK
I
2
C clock enable
0
The I
2
C module is not clocked. (default)
1
The I
2
C module is clocked.
3
ADCENCLK
ADC clock enable
0
The ADC is not clocked. (default)
1
The ADC module is clocked
2
TBCLKSYNC
ePWM Module Time Base Clock (TBCLK) Sync: Allows the user to globally synchronize all enabled
ePWM modules to the time base clock (TBCLK):
0
The TBCLK (Time Base Clock) within each enabled ePWM module is stopped. (default). If,
however, the ePWM clock enable bit is set in the PCLKCR1 register, then the ePWM module
will still be clocked by SYSCLKOUT even if TBCLKSYNC is 0.
1
All enabled ePWM module clocks are started with the first rising edge of TBCLK aligned. For
perfectly synchronized TBCLKs, the prescaler bits in the TBCTL register of each ePWM module
must be set identically. The proper procedure for enabling ePWM clocks is as follows:
•
Enable ePWM module clocks in the PCLKCR1 register.
•
Set TBCLKSYNC to 0.
•
Configure prescaler values and ePWM modes.
•
Set TBCLKSYNC to 1.
1
Reserved
Any writes to these bits must always have a value of 0.
0
HRPWMENCLK
HRPWM clock enable
0
HRPWM is not enabled.
1
HRPWM is enabled.
(1)
If a peripheral block is not used, the clock to that peripheral can be turned off to minimize power consumption.
System Control and Interrupts
64
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......