Table 1-120. PIE Vector Table (continued)
Name
VECTOR ID
Address
Size (x16) Description
CPU
Priority
PIE Group
Priority
PIE Group 12 Vectors - MUXed into CPU INT12
INT12.1
120
0x0000 0DF0
2
XINT3
-
16
1 (highest)
INT12.2
121
0x0000 0DF2
2
Reserved
-
16
2
INT12.3
122
0x0000 0DF4
2
Reserved
-
16
3
INT12.4
123
0x0000 0DF6
2
Reserved
-
16
4
INT12.5
124
0x0000 0DF8
2
Reserved
-
16
5
INT12.6
125
0x0000 0DFA
2
Reserved
-
16
6
INT12.7
126
0x0000 0DFC
2
LVF
(CLA)
16
7
INT12.8
127
0x0000 0DFE
2
LUF
(CLA)
16
8 (lowest)
(1)
Reset is always fetched from location 0x003F FFC0 in Boot ROM.
(2)
All the locations within the PIE vector table are EALLOW protected.
1.6.4 PIE Configuration Registers
The registers controlling the functionality of the PIE block are shown in
Table 1-121. PIE Configuration and Control Registers
Name
Address
Size (x16)
Description
PIECTRL
0x0000 - 0CE0
1
PIE, Control Register
PIEACK
0x0000 - 0CE1
1
PIE, Acknowledge Register
PIEIER1
0x0000 - 0CE2
1
PIE, INT1 Group Enable Register
PIEIFR1
0x0000 - 0CE3
1
PIE, INT1 Group Flag Register
PIEIER2
0x0000 - 0CE4
1
PIE, INT2 Group Enable Register
PIEIFR2
0x0000 - 0CE5
1
PIE, INT2 Group Flag Register
PIEIER3
0x0000 - 0CE6
1
PIE, INT3 Group Enable Register
PIEIFR3
0x0000 - 0CE7
1
PIE, INT3 Group Flag Register
PIEIER4
0x0000 - 0CE8
1
PIE, INT4 Group Enable Register
PIEIFR4
0x0000 - 0CE9
1
PIE, INT4 Group Flag Register
PIEIER5
0x0000 - 0CEA
1
PIE, INT5 Group Enable Register
PIEIFR5
0x0000 - 0CEB
1
PIE, INT5 Group Flag Register
PIEIER6
0x0000 - 0CEC
1
PIE, INT6 Group Enable Register
PIEIFR6
0x0000 - 0CED
1
PIE, INT6 Group Flag Register
PIEIER7
0x0000 - 0CEE
1
PIE, INT7 Group Enable Register
PIEIFR7
0x0000 - 0CEF
1
PIE, INT7 Group Flag Register
PIEIER8
0x0000 - 0CF0
1
PIE, INT8 Group Enable Register
PIEIFR8
0x0000 - 0CF1
1
PIE, INT8 Group Flag Register
PIEIER9
0x0000 - 0CF2
1
PIE, INT9 Group Enable Register
PIEIFR9
0x0000 - 0CF3
1
PIE, INT9 Group Flag Register
PIEIER10
0x0000 - 0CF4
1
PIE, INT10 Group Enable Register
PIEIFR10
0x0000 - 0CF5
1
PIE, INT10 Group Flag Register
PIEIER11
0x0000 - 0CF6
1
PIE, INT11 Group Enable Register
PIEIFR11
0x0000 - 0CF7
1
PIE, INT11 Group Flag Register
PIEIER12
0x0000 - 0CF8
1
PIE, INT12 Group Enable Register
PIEIFR12
0x0000 - 0CF9
1
PIE, INT12 Group Flag Register
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
181
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......