RapidIO Message Unit
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-65
Queue Full. The queue is full and the interrupt event is enabled (OMxMR[QFIE] = 1). The
event causing the outbound message interrupt is indicated by OMxSR[QFI]. The interrupt
is held until the queue is not full and the OMxSR[QFI] bit is cleared by writing a value of
1 to it.
Queue Overflow. The queue is full, the increment bit is set (OMnMR[MUI]), and the
interrupt event is enabled (OMxMR[QOIE] = 1). The event causing the outbound message
interrupt is indicated by OMxSR[QOI]. The message unit must be reinitialized. The
interrupt is held until the OMxSR[QOI] bit his cleared by writing a value of 1 to it. This
interrupt is also generated if the enqueue pointer is directly written and causes an
overflow.
End-Of-Message. The message completed and the interrupt event is enabled
(OMxDATR[EOMIE] = 1). The event causing this interrupt is indicated by
OMxSR[EOMI]. The interrupt is held until the OMxSR[EOMI] bit is cleared by writing a
value of 1 to it. This allows an interrupt to be generated after a particular descriptor is
processed.
An error/port-write interrupt can be generated for the following reasons in Chaining mode.
Message error response. Message error response is received and this interrupt event is
enabled (OMxMR[EIE])
Packet response time-out. A packet response time-out occurs and this interrupt event is
enabled (OMxMR[EIE]).
Retry error threshold exceeded. A retry threshold exceeded error occurs and this interrupt
event is enabled (OMxMR[EIE]).
Transaction error. A message error response is received and this interrupt event is enabled
(OMxMR[EIE]).
Table 16-23 describes each of these error types.
Table 16-27. Error Types In Outbound Message Controller Direct Mode
Error Type
Message Controller Response to Error
Message Error Response
• Sets the message error response status bit (OMxSR[MER]).
• Generates the Serial RapidIO error/write-port if OMxMR[EIE] is set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Packet Response Time-Out
• Sets the packet response time-out status bit (OMxSR[PRT]).
• Generates the Serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Retry Error Threshold Exceeded
• Sets the retry threshold exceed status bit (OMxSR[RETE])
• Generates the Serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...