MSC8144E Reference Manual, Rev. 3
16-158
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.52
Port 0 RapidIO Outbound Window Translation Address Registers x
(P0ROWTARx)
P0ROWTARx points to the starting addresses in the RapidIO address space for window hits
within the outbound translation windows. The new translated address is created by concatenating
the transaction offset to this translation address.
P0ROWTAR[0–8]
Port 0 RapidIO Outbound
Offset 0 x*0x20
Window Translation Address Registers 0–8
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reg.
Trans
LTGTID
TREXAD
TRAD
Maint.
Trans.
—
TARGETID
—
HOPCOUNT
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reg.
Trans
TRAD
Maint.
Trans.
HOPCOUNT
MAINT_OFFSET
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-95. P0ROWTARx Field Descriptions
Bit
Reset
Description
Regular Transaction
LTGTID
31–30
0
Large Transport System Target Address
LTGTID corresponds to bits 6–7 of the targetID for a large transport system. This field is valid
only if the PEFCAR[CTLS] bit is set (see Section 16.6.5, Processing Element Features
Capability Register (PEFCAR), on page 16-106). Bits 0–5 of the target ID are specified in the
P0ROWTEARX (see Section 16.6.53, Port 0 RapidIO Outbound Window Translation
Extended Address Registers x (P0ROWTEARx), on page 16-159
TREXAD
29–20
0
Translation Extended Address
TREXAD[0–7] corresponds to the target ID for a small transport system or the least
significant byte (bits 8–15) of the target ID fro a large transport system. TREXAD[8–9]
correspond to bits 0–1 of a 34-bit RapidIO translation address. For maintenance transactions
and default window 0, TREXAD[8–9] are reserved.
TRAD
19–0
0
Translation Address
System address that represents the starting point of the outbound translated address. The
translation address must be aligned based on the size field. This corresponds to bits 2–21 of
the 34-bit RapidIO translation address (defined as [0–33]). This field is reserved for default
window 0.
Maintenance Transaction
—
31–30
0
Reserved. Write to zero for future compatibility.
TARGETID
29–22
0
Target ID
Used to identify the target of the maintenance transaction.
—
21–20
0
Reserved. Write to zero for future compatibility.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...