RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-163
16.6.56
Port 0 RapidIO Outbound Window Segment 1–3 Registers 1–8
(P0ROWSxRn)
P0ROWSxRn define the attributes and target device ID to use for a transaction that hits in the
segment rather than the primary attributes and target deviceID.There is a segment register for
each segment except segment 0.
Port 0 RapidIO Outbound Window Segment 1–3 Registers 1–8
P0ROWS[1–3]R[1–8]
Offset 0 (x–1)*0x4 + (n –1)*0x20
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TFLOWLV
—
RDTYP
WRTYP
TYPE
R
R/W
R
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
SGTGTDID
TYPE
R
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-99. P0ROWSxRn Field Descriptions
Bit
Description
Settings
—
31–28
Reserved. Write to zero for future compatibility.
TFLOWLY
27–26
Transaction Flow Level
Selects the transaction flow priority level.
Note:
This field must be set to 00 if the PCI bit is set.
00 Lowest priority transaction
request flow.
01 Next highest priority
transaction request flow.
10 Highest priority transaction
request flow.
11 Reserved.
—
25–24
Reserved. Write to zero for future compatibility.
RDTYP
23–20
Read Type
Transaction type to run on the RapidIO interface if the access is a read.
0100
NREAD.
0111
Maintenance read.
All other values are reserved.
WRTYP
19–16
Write Type
Transaction type to run on the RapidIO interface if access is a write.
0011
SWRITE.
0100 NWRITE.
0101
NWRITE_R.
0111
Maintenance Write.
All other values are reserved.
—
15–8
Reserved. Write to zero for future compatibility.
SGTGTDID
7–0
Segment Target DeviceID
Stores the Target DeviceID as follows:
• SGTGTDID[7–3]: Bits 0–4 for small transport or bits 8–12 for large transport.
• SGTGTDID2: Bit 5 for small transport or bit 13 for large transport; reserved for 8 target subsegments.
• SBTGTDID1: Bit 6 for small transport or bit 14 for large transport; reserved for 8 or 4 target subsegments.
• SBTGTDID0: Bit 7 for small transport or bit 15 for large transport; reserved for 8, 4, or 2 target
subsegments.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...