Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
15-35
15.2.4.2 PCI Error Capture Disable Register (PCI_ECDR)
The PCI_ECDR controls the capture of the transaction that caused an error. Each bit corresponds
to the error condition reported in the PCI_ESR. Note that only the first error is captured, so
disabling the capture of some error types may allow greater visibility of the significant errors.
Table 15-25 shows the bit settings of the PCI_ECDR.
PCISERR
9
PCI System Error
This bit is set when the PCI_SERR input signal is asserted. See Table
15-25 for more information on PCI_SERR.
0
No error
1
Error detected
MPERR
8
Initiator Parity Error
This bit is set when the PCI_PERR input signal is asserted on a write
access initiated by this VCOP or when a data parity error is detected by
this VCOP on a read access that it initiated.
0
No error
1
Error detected
TPERR
7
Target Parity Error
This bit is set when this VCOP is the target of a transaction and the
PCI_PERR input signal is asserted on a read access or a data parity
error is detected by this VCOP on a write access.
0
No error
1
Error detected
NORSP
6
No Response
This bit is set when there is no response to a transaction initiated by this
VCOP on the PCI bus (no PCI_DEVSEL assertion).
0
Normal transaction response
1
No response
TABT
5
Target Abort
This bit is set when a PCI target abort occurs on a transaction initiated
by this VCOP.
0
No target abort
1
Target abort
—
4–0
Reserved. Write to 0 for future compatibility.
PCI_ECDR
PCI Error Capture Disable Register
Offset 0x004
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
APAR
PCI
SERR
MP
ERR
TP
ERR
NO
RSP
TABT
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-25. PCI_ECDR Field Descriptions
Bits
Description
Settings
—
31–11
Reserved. Write to 0 for future compatibility.
APAR
10
Address Parity Error
This bit disables capture for an address parity error.
0
Capture is enabled.
1
Capture is disabled.
Table 15-24. PCI_ESR Field Descriptions (Continued)
Bits
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...