RapidIO Message Unit
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-59
Table 16-25 lists programming errors that result in undefined or undesired hardware operation.
Message
response
Number of retries
exceeds limit
Error checking level: 5
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[RETE] set.
Serial RapidIO error/write-port if OMxMR[EIE] is set.
Status bit set: Retry error threshold exceeded in the Logical/Transport Layer Error
Detect CSR LTLEDCSR[RETE]. OMxSR[RETE] bit is set in Direct mode or
Chaining mode.
Message segment sent: Yes
Logical/Transport Layer Capture Register: Updated with the corresponding
message request packet.
2
Comments: Message segment transfer complete. The descriptor dequeue pointer
is not incremented in chaining mode.
Message
response
Packet response
time-out
Error checking level: Unrelated
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[PRT] set. Serial
RapidIO error/write-port if OMxMR[EIE].
Status bit set: Packet response time-out in the Logical/Transport Layer Error
Detect CSR LTLEDCSR[PRT]. OMxSR[PRT] bit is set in Direct mode or Chaining
mode.
Message segment sent: Yes
Logical/Transport Layer Capture Register: Updated with the corresponding
message request packet.
2
The LTLDIDCCSR[SIDMSB] and LTLDIDCCSR[SID]
field has a value of 0.
.
Comments: Message segment transfer complete. The descriptor dequeue pointer
is not incremented in chaining mode.
Notes: 1.
Notes: 1.
These error types are actually detected in the RapidIO port, not in the message controller.
2.
In small transport size configuration using the packet, the following allocations are made:
• LTLACCSR[XA] gets the extended address (packet bits 78–79).
• LTLACCSR[A] gets the address (packet bits 48–76).
• LTLDIDCCSR[MDID] gets 0.
• LTLDIDCCSR[DID] gets the least significant byte of the destination ID (packet bits 16–23).
• LTLDIDCCSR[MSID] gets 0.
• LTLDIDCCSR[SID] gets the least significant byte of the source ID (packet bits 24–31).
• LTLCCCSR[FT] gets the ftype (packet bits 12–15).
• LTLCCCSR[TT] gets the ttype (packet bits 32–35).
• LTLCCCSR[MI] gets the msg info (packet bits 40–47)
In large transport size configuration using the packet, the following allocations are made:
• LTLACCSR[XA] gets the extended address (packet bits 94–95).
• LTLACCSR[A] gets the address (packet bits 64–92).
• LTLDIDCCSR[MDID] gets the most significant byte of the destination ID (packet bits
16–23).
• LTLDIDCCSR[DID] gets the least significant byte of the destination ID (packet bits 24–31).
• LTLDIDCCSR[MSID] gets the most significant byte of the source ID (packet bits 32–39).
• LTLDIDCCSR[SID] gets the least significant byte of the source ID (packet bits 40–47).
• LTLCCCSR[FT] gets the ftype (packet bits 12–15).
• LTLCCCSR[TT] gets the ttype (packet bits 48–51) if the message request packet is
captured or 0 if the message response packet is captured.
• LTLCCCSR[MI] gets the message information (packet bits 56–63).
Table 16-24. Outbound Message Direct Mode Hardware Errors
Transaction
Error
Description
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...