RapidIO Doorbell
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-85
Doorbell
response
Doorbell response
packet size is
incorrect
1
Error checking level: 2
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[MFE] is set (see
page 16-132).
Status bit set: Message Format error in the Logical/Transport Layer Error Detect
CSR LTLEDCSR[MFE] (see page 16-131).
Doorbell sent: Yes
Logical/Transport Layer Capture Register: Updated with the packet.
2
Comments: Packet is ignored and discarded.
Doorbell
response
Error response
Error checking level: 3
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[MER] is set (see
page 16-132). Serial RapidIO error/write-port if ODMR[EIE] is set (see
page 16-187).
Status bit set: Message error response in the Logical/Transport Layer Error Detect
CSR LTLEDCSR[MER] (see page 16-131). ODSR[MER] bit set (see page 16-187).
Doorbell sent: Yes
Logical/Transport Layer Capture Register: Updated with the corresponding
doorbell request packet.
2
Comments: Doorbell transfer complete.
Doorbell
response
Number of retries
exceeds limit
Error checking level: 3
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[RETE] is set
(see page 16-132). Serial RapidIO error/write-port if ODMR[EIE] is set (see
page 16-187).
Status bit set: Retry limit exceeded in the Logical/Transport Layer Error Detect
CSR LTLEDCSR[RETE] (see page 16-131). ODSR[RETE] bit is set (see
page 16-188).
Doorbell sent: Yes
Logical/Transport Layer Capture Register: Updated with the corresponding
doorbell request packet.
2
Comments: Doorbell transfer complete.
Doorbell
response
Packet response
time-out
1
Error checking level: Unrelated
Interrupt generated: Serial RapidIO error/write-port if LTLEECSR[PRT] is set (see
page 16-132). Serial RapidIO error/write-port if ODMR[EIE] is set (see
page 16-187).
Status bit set: Packet response time-out in the Logical/Transport Layer Error
Detect CSR LTLEDCSR[PRT] in RapidIO endpoint (see page 16-131). ODSR[PRT]
bit is set (see page 16-188).
Doorbell sent: Yes
Logical/Transport Layer Capture Register: Updated with the doorbell request
packet in RapidIO endpoint.
2
Comments: Doorbell transfer complete. Note that RapidIO endpoint sends a
special priority 3 packet indicating a doorbell time-out.
Table 16-35. Outbound Doorbell Hardware Errors (Continued)
Transaction
Error
Description
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...