Debug and Profiling
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
25-37
25.2.14.6 DPU Counter Triad A Control Register (DP_TAC)
The DP_TAC register is a 32-bit register that controls the operation of the DPU counter triad A, including
what events and when they are counted. If the TCEN bit in the DP_TAC register is set, the appropriate
counters are controlled by this register and ignore the programming of their own control register. When
the TCEN bit is cleared, each counter is controlled individually by its own control register.
defines the DP_TAC bit fields.
RDID
7–0
0
Reference Data Task ID Value
Stores the value of the reference data task ID.
DP_TAC
DPU Triad A Control Register
Offset 0x20
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TDMP
TDM
—
TENMP
TENM
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
CEGP
—
CEG
—
CMODE
TCEN
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-18. DP_TAC Bit Descriptions
Name
Reset
Description
Settings
—
31–30
0
Reserved. Write to zero for future compatibility.
TDMP
29–28
0
Triad Disable Mode Privilege Level
The event disabling the counters belongs to the task
described by these bits. If the DEBUGEV instruction
disables the counters, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The disabling event belongs to any task.
01 The disabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The disabling event belongs to a supervisor
level task.
11 The disabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
TDM
27–24
0
Triad Disable Mode
The event that disables the counters in the triad.
0000
No disabling event.
0001
DEBUGEV instruction.
0010
Event generated by EDCA0 in the OCE.
0011
Event generated by EDCA1 in the OCE.
0100
Event generated by EDCA2 in the OCE.
0101
Event generated by EDCA3 in the OCE.
0110
Event generated by EDCA4 in the OCE.
0111
Event generated by EDCA5 in the OCE.
1000–
1111
reserved
Table 25-17. DP_RDID Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...