Architecture
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-7
If a transaction request is issued to the DDR memory controller and the address does not lie
within any of the programmed address ranges for an enabled chip select, a memory select error is
flagged (see Section 12.5, Error Management, on page 12-24).
If the starting and ending address of a disabled bank overlaps with the address space of an
enabled bank, system memory in the overlapping address range may be corrupted. The starting
and ending addresses of unused memory banks should be mapped to unused memory space.
Using a memory-polling algorithm at power-on reset, system firmware configures the
memory-boundary registers to map the size of each bank in memory. The memory controller uses
its bank map to assert the appropriate
MCSx
signal for memory accesses according to the bank
starting and ending addresses. The memory banks do not have to be mapped to a contiguous
address space.
12.1.3
DDR SDRAM Address Multiplexing
Table 12-5 and Table 12-6 show the address bit encodings for each DDR SDRAM
configuration. The address at the memory controller signals
MA[15–0]
use
MA15
as the MSB and
MA0
as the LSB. Also,
MA10
is the auto-precharge bit in DDR1/DDR2 modes for reads and writes,
so the column address can never use
MA10
.
Table 12-4. Supported DDR2 Device Configurations
SDRAM Device
Device Configuration
Row
×
Column
×
Sub-bank Bits
32-Bit Bank Size
Two Banks of Memory
256 Mb
32 Mb
×
8
13
×
10
×
2
128 MB
256 MB
256 Mb
16 Mb
×
16
13
×
9
×
2
64 MB
128 MB
512 Mb
64 Mb
×
8
14
×
10
×
2
256 MB
512 MB
512 Mb
32 Mb
×
16
13
×
10
×
2
128 MB
256 MB
1 Gb
128 Mb
×
8
14
×
10
×
3
512 MB
1 GB
1 Gb
64 Mb
×
16
13
×
10
×
3
256 MB
512 MB
2 Gb
256 Mb
×
8
15
×
10
×
3
1 GB
2 GB
2 Gb
128Mb
×
16
14
×
10
×
3
512 MB
1 GB
4 Gb
512 Mb
×
8
16
×
10
×
3
2 GB
4 GB
4 Gb
256Mb
×
16
15
×
10
×
3
1 GB
2 GB
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...