Clock Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
7-23
7.2.7 PLL Auxiliary Mode Register 0 (PAMR0B/PAMR0F)
The PLL Auxiliary Mode Register 0 (PAMR0) stores additional configuration setting for PLL0.
PAMR0 is reset only by a power-on reset. Read operations access the register as PAMR0B. Write
operations access the register as PAMR0F.The PAMR0 is reset only by a power-on reset. The
reset value is determined by the MODCK bits in the reset configuration word low. Settings from
this field are used only during relock as defined in Table 7-13 on page 7-25.
CK11DF
19–16
X
CK11 Division Factor
Defines the division factor for clock 11.
0000 CK11DF = 1.
0001 CK11DF = 2.
0010 CK11DF = 3.
0011 CK11DF = 4.
0100 CK11DF = 5.
0101 CK11DF = 6.
0110 CK11DF = 7.
0111 CK11DF = 8.
1000 CK11DF = 9.
1001 CK11DF = 10.
1010 CK11DF = 11.
1011 CK11DF = 12.
1100 CK11DF = 13.
1101 CK11DF = 14.
1110 CK11DF = 15.
1111 CK11DF = 16.
CK12DF
15–12
X
CK12 Division Factor
Defines the division factor for clock 12.
0000 CK12DF = 1.
0001 CK12DF = 2.
0010 CK12DF = 3.
0011 CK12DF = 4.
0100 CK12DF = 5.
0101 CK12DF = 6.
0110 CK12DF = 7.
0111 CK12DF = 8.
1000 CK12DF = 9.
1001 CK12DF = 10.
1010 CK12DF = 11.
1011 CK12DF = 12.
1100 CK12DF = 13.
1101 CK12DF = 14.
1110 CK12DF = 15.
1111 CK12DF = 16.
—
11–0
X
Reserved. Write to zero for future compatibility.
PAMR0B
PLL Auxiliary Mode Register 0
Offset 0x060
PAMR0F
Offset 0x070
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PAMR0
Type:
B
F
R
W
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PAMR0
Type:
B
F
R
W
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Note:
The reset value is determined by the value of MODCK bits. See Table 7-13 on page 7-25 for a summary by mode.
Table 7-12. DCMR1 Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...