Instruction Channel (ICache and IFU)
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
11-5
User-initiated cache sweep operations for coherency support. These operations are
performed on each line in a user-specified address range. An invalidate discards the cache
line (clears the valid bits).
Cache debug mode in which the cache state (ETAG values, Valid, PLRU state) can be
read and the memory array can be read or written.
Dedicated programmable cache control registers that control or reflect its operation.
EDC (error detection) support.
Dedicated exceptions for each of the following events:
— End of sweep operation. This exception indicates the completion of the sweep
operation.
— XP non-cacheable hit access. This exception indicates that an access is a hit access,
even though the MMU classifies it as a non-cacheable access. This type of situation
can occur if the memory space attributes changed in the MMU without invalidating the
appropriate cache lines
— XP double match. This is an error that occurs when a task-shared access has an address
that matches a non-shared cache line.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...