MSC8144E Reference Manual, Rev. 3
13-12
Freescale
Semiconductor
Interrupt Handling
244
CLASS1 error
DSP core is reading an illegal
address during the debug phase.
Use a debug in
s
truction at the end of
the ISR.
CLASS0 watch-point
Setting a hardware watchpoint due
to a single read access of t
h
e DSP
core during debu
g
phase
CLASS1 watch-point
L2IC_CLASS_M watch-point
L2IC_CLASS_S watch-point
245
Parity error from TDM[0-7]
DSP core is reading an address in
TDM PRAM with soft error.
Read the failing a
d
dress and correct
the soft error.
QUICC Engine DRAM/IMEM
ECC error
DSP core is reading an address in
the QUICC Engine subsystem
DRAM/IMEM with soft
e
rror.
ISR must reset the device.
DMA error
DSP core is reading an address in
DMA PRAM (during debug mode)
with soft error.
Read the failing address (channel
n
u
mber) and correct the soft error.
DDR single / double ECC error
DSP core is reading an address in
DDR with soft error
Read the address from the DDR
controller and correct the soft error.
For single ECC errors, the threshold
ca
n
be set to more than one error.
DDR access to an address that
does not hit any DDR
configuration space.
DSP core is reading an address in
DDR that does not hit any DDR
configuration space (during debug
phase).
Read the problematic address from
the DDR controller. Use a debug
in
s
truction at the end of the ISR.
PCI error
DSP core is reading an address in
PCI with no response or with parity
error.
Use a debug in
s
truction at the end of
the ISR.
Performance monitor
DSP core is reading an address in
L2 ICache and it is a hit, PM
counter is set to report a single L2
ICache hit access.
Set the threshold of the counter of
the PM that counts hit events in the
L2
I
Cache to 2 or more.
Table 13-5. Restrictions Listed by Interrupt Source
EPIC Index
Event
Problematic s
c
enario
Restriction
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...