MSC8144E Reference Manual, Rev. 3
25-16
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
No retriggering occurs through
EE0
. For stepping, the same arrangement is used with the step
instruction. All SC3400 cores are enabled via the CHOOSE_ONCE command, and then a step
instruction is scanned into all four SC3400 cores. When the scan is done, the update launches all
four SC3400 cores simultaneously. No retriggering occurs through
EE0
.
25.1.14 Debug Exception Request
After issuing a software debug instruction, initiate a handshake procedure. If the handshake
procedure fails, the core is frozen. This should be handled in the same way as a timeout
exception, that is, issue a user alert. Any debug exception issued while the core is frozen is
ignored. Core status can be checked by selecting the core and executing a RD_STATUS
command.
25.1.15 Tracing in the MSC8144E
The trace buffer in each OCE module in the MSC8144E is shared in a configurable memory
space by configuring the TB address field the OCE Configuration (ECFG) Register. See the OCE
Reference Manual for details. Use of a trace buffer requires special procedures, depending on the
access used.
25.1.16 General JTAG Mode Restrictions
The control afforded by the output enable signals using the bsr and the extest instruction requires
a compatible circuit-board test environment to avoid device-destructive configurations. You must
avoid situations in which the MSC8144E output drivers are enabled into actively driven
networks. There are two constraints on the JTAG interface.
The
TCK
input does not include an internal pull-up resistor. To preclude mid-level input
effects, do not leave this line unconnected.
To ensure that the JTAG logic does not conflict with the system logic, always force the
TAP into the test-logic-reset controller state by asserting the
TRST
input during power-up.
To save power when JTAG is not in use, the MSC8144E should be in the following state:
To enter or to remain in the Low-Power Stop mode, the TAP controller must be in the
test-logic-reset state. Leaving the TAP controller test-logic-reset state negates the ability
to achieve low power but does not otherwise affect device functionality.
The
TCK
input is not blocked in Low-Power Stop mode. To consume minimal power, the
TCK
input should externally connect to
V
CC
or ground.
TMS
and
TDI
include internal pull-up resistors. In Low-Power Stop mode, these two signals
should remain either unconnected or connected to
V
CC
to achieve minimal power
consumption.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...