Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
24-19
BCSTM
3
0
Broadcast Match
Writing to the I2CCR automatically clears this bit.
0
No broadcast match.
1
Calling address matches the
broadcast address instead of
the programmed target
address, or the I
2
C initiator
drove an address of all 0s.
SRW
2
0
Target Read/Write
When MAAS is set, SRW indicates the value of the R/W
command bit of the calling address, which is sent from the
initiator. This bit is valid only when both of the following
conditions are true:
• A complete transfer occurred and no other transfers have
been initiated.
• The I
2
C interface is configured as a target and has an
address match.
By checking this bit, the processor can select target
transmit/receive mode according to the command of the
initiator.
0
Target receive, initiator writing
to target.
1
Target transmit, initiator
reading from target.
MIF
1
0
Module Interrupt
The MIF bit is set when an interrupt is pending, causing a
processor interrupt request if I2CCR[MIEN] is set. MIF is set
when one of the following events occurs:
• One byte of data is transferred (set at the falling edge of
the 9th clock).
• The value in I2CADR matches with the calling address in
target-receive mode.
• Arbitration is lost.
The bit can only be cleared by software.
0
No interrupt pending.
1
Interrupt pending.
RXAK
0
1
Received Acknowledge
The value of SDA during the reception of acknowledge bit of
a bus cycle.
0
Acknowledge received after
completion of 8-bit
transmission on the bus.
1
No acknowledge detected on
the ninth clock.
Table 24-4. I2CSR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...