MSC8144E Reference Manual, Rev. 3
21-2
Freescale
Semiconductor
Timers
21.1.1 Features
Features of the timers include:
Counters support the following operations:
— Cascade.
— Preloading.
— Count once or continuously.
— Share input pins.
— Do capture and compare.
— Count up or down.
Count modulo is programmable.
Maximum count rate is the CLASS64 clock rate when the timer input signals are not in
use.
Maximum count rate is half the CLASS64 clock rate when the timer input signals are in
use.
Each counter has a separate prescaler.
21.1.2 Timer Module Architecture
Each quad timer module contains four timers. The block diagram of one timer within a quad
timer module is shown in Figure 21-1. As the figure shows, the primary clock selector contains a
prescaler, primary clock multiplex, and an optional invert. It selects and optionally inverts a clock
source for the primary clock. The primary clock can be selected from any of the following:
Normal clocking:
— CLASS64 clock.
— CLASS64 clock divided by the prescaler: /1, /2, /4, ..., /128.
Clocking from external events through a timer input signal.
Clocking in Cascaded mode using an output from another timer in the same quad timer
module.
3
0
TIMER0
—
1
TIMER4
—
2
CLKIN
—
3
TDM0TCLK
TIMER4
Note:
The external inputs list the external signal line connected to the specified timer input. The external outputs connect
to the specified timer output. Most of the timer outputs do not connect to an external signal line. Even for cases in
which a connection is indicated, the output is not valid unless the output is enabled by the TMRnSCTL[OEN] bit for
the timer (see Section 21.4.1.2). Inputs and outputs for the TIMERn signal lines are multiplexed.
Table 21-1. Device-Level Timers Connectivity (Continued)
Timer Module
Timer Channel
External Input
External Output
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...