MSC8144E Reference Manual, Rev. 3
16-50
Freescale
Semiconductor
Serial RapidIO
®
Controller
Table 16-22. Hardware Errors for Reserved Ftype
Error
Interrupt Generated
Status Bit Set if
Corresponding
Bit is Enabled
Error
Response
Comments
Ftype
Ftype is not IO Read, IO Write, SWrite,
Maintenance request, Maintenance Response,
Response (Ftype 13), Doorbell or Message
class and it is not a passthrough transaction.
(passthrough is not enabled | accept_all is
enabled | transaction is addressed to this port).
Yes if LTLEECSR[IUT]
is set.
LTLEDCSR[UT]
No
RapidIO
packet is
dropped.
TransportType
Received reserved TT.
Yes if LTLEECSR[TSE]
is set.
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
Received TT that is not enabled.
Error is valid when passthrough is disabled and
accept_all is disabled or when accept_all is
enabled.
Yes if LTLEECSR[TSE]
is set.
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
DestID
DestID does not match this port’s DeviceID if
Alternate DeviceID is disabled or DestId does
not match either Alternate DeviceID or DeviceId
if Alternate DeviceID is enabled. Error valid
when (passthrough | accept_all) is false.
Yes if
LTLEECSR[ITTE] is
set.
LTLEDCSR[ITTE]
No
RapidIO
packet is
dropped.
Address:WdPtr:Xambs
Swrite request hits overlapping ATMU windows.
Refer to Section 16.2.5.4.2, Window Boundary
Crossing Errors, on page 16-22. Packet is
checked as a non-SWRITE packet.
Yes if
LTLEECSR[IACB] is
set.
LTLEDCSR[IACB]
No
RapidIO
packet is
dropped.
Address:WdPtr:Xambs
Not UT
Request hits a protected ATMU window or the
local configuration space window. Packet is
checked as non-Swrite packet.
Yes if LTLEECSR[ITD]
is set.
LTLEDCSR[ITD]
No
RapidIO
packet is
dropped.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a small
transport packet as follows:
• LTLACCSR[XA] gets packet bits 78–79.
• LTLACCSR[A] gets packet bits 48–76.
• LTLTLTLDIDCCSR[DIDMSB] gets 0s.
• LTLDIDCCSR[DID] gets packet bits 16–23.
• LTLDIDCCSR[SIDMSB] gets 0s.
• LTLDIDCCSR[SID] gets bits 24–31.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 32–35.
• LTLCCCSR[MI] gets 0s.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a large
transport packet as follows for all entries:
• LTLACCSR[XA] gets packet bits 94–95.
• LTLACCSR[A] gets packet bits 64–92.
• LTLTLTLDIDCCSR[DIDMSB] gets packet bits 16–23.
• LTLDIDCCSR[DID] gets packet bits 24–31.
• LTLDIDCCSR[SIDMSB] gets packet bits 32–39.
• LTLDIDCCSR[SID] gets packet bits 40–47.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 48–51.
• LTLCCCSR[MI] gets 0s.
• LTLCCCSR[MI] gets 0s.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...