MSC8144E Reference Manual, Rev. 3
4-22
Freescale
Semiconductor
Chip-Level Arbitration and Switching System (CLASS)
4.7.6
CLASS 1 Error Extended Address Registers (C1EEARx)
The C1EEAR stored the most significant 4 bits of the address of the internal transaction when an
error has been identified by the CLASS. This register also stores the attributes and the source ID
of this transaction. When an error occurs and an error bit is set in the C1ISR, the internal
transaction address is stored and the C1EEAR is locked and is not updated even if another error
with a different transactions address/attributes occurs. Only when the AEI bit in the CISR is
cleared (either by a hardware reset or by writing a 1 to it) is C1EEAR unlocked.
Table 4-8 lists the C1EEARx bit field descriptions.
C1EEAR[0–4]
CLASS 1 Extended Error Address Registers
Offset 0x9C0 + x*0x04
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
RW
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
SA
—
AA
—
SRC_ID
ERR_ADD
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 4-8. C1EEARx Bit Descriptions
Name
Reset
Description
Settings
—
31–17
0
Reserved. Write to 0 for future compatibility.
RW
16
0
Read/Write
This field indicates whether the transaction that caused the
error was a read or a write.
0
Write.
1
Read.
—
15
0
Reserved. Write to 0 for future compatibility.
SA
14
0
Supervisor Access
This field indicates whether the transaction that caused the
error was in supervisor mode.
0
Not supervisor.
1
Supervisor.
—
13
0
Reserved. Write to 0 for future compatibility.
AA
12
0
Atomic Access
This field indicates whether the transaction that caused the
error was an atomic access.
0
Not atomic access.
1
Atomic access.
—
11–9
0
Reserved. Write to 0 for future compatibility.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...