Consolidated Memory Map
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
9-25
−
0xFFF10014
DMA Buffer Descriptor Base Register 5
DMABDBR5
−
0xFFF10018
DMA Buffer Descriptor Base Register 6
DMABDBR6
−
0xFFF1001C
DMA Buffer Descriptor Base Register 7
DMABDBR7
−
0xFFF10020
DMA Buffer Descriptor Base Register 8
DMABDBR8
−
0xFFF10024
DMA Buffer Descriptor Base Register 9
DMABDBR9
−
0xFFF10028
DMA Buffer Descriptor Base Register 10
DMABDBR10
−
0xFFF1002C
DMA Buffer Descriptor Base Register 11
DMABDBR11
−
0xFFF10030
DMA Buffer Descriptor Base Register 12
DMABDBR12
−
0xFFF10034
DMA Buffer Descriptor Base Register 13
DMABDBR13
−
0xFFF10038
DMA Buffer Descriptor Base Register 14
DMABDBR14
−
0xFFF1003C
DMA Buffer Descriptor Base Register 15
DMABDBR15
−
0xFFF10040–
0xFFF100FF
Reserved
−
0xFFF10100
DMA Channel Configuration Register 0
DMACHCR0
−
0xFFF10104
DMA Channel Configuration Register 1
DMACHCR1
−
0xFFF10108
DMA Channel Configuration Register 2
DMACHCR2
−
0xFFF1010C
DMA Channel Configuration Register 3
DMACHCR3
−
0xFFF10110
DMA Channel Configuration Register 4
DMACHCR4
−
0xFFF10114
DMA Channel Configuration Register 5
DMACHCR5
−
0xFFF10118
DMA Channel Configuration Register 6
DMACHCR6
−
0xFFF1011C
DMA Channel Configuration Register 7
DMACHCR7
−
0xFFF10120
DMA Channel Configuration Register 8
DMACHCR8
−
0xFFF10124
DMA Channel Configuration Register 9
DMACHCR9
−
0xFFF10128
DMA Channel Configuration Register 10
DMACHCR10
−
0xFFF1012C
DMA Channel Configuration Register 11
DMACHCR11
−
0xFFF10130
DMA Channel Configuration Register 12
DMACHCR12
−
0xFFF10134
DMA Channel Configuration Register 13
DMACHCR13
−
0xFFF10138
DMA Channel Configuration Register 14
DMACHCR14
−
0xFFF1013C
DMA Channel Configuration Register 15
DMACHCR15
−
0xFFF10140–
0xFFF101FF
Reserved
−
0xFFF10200
DMA Global Configuration Register
DMAGCR
−
0xFFF10204
DMA Channel Enable Register
DMACHER
−
0xFFF10208–
0xFFF1020B
Reserved
−
0xFFF1020C
DMA Channel Disable Register
DMACHDR
−
0xFFF10210–
0xFFF10213
Reserved
−
0xFFF10214
DMA Channel Freeze Register
DMACHFR
−
0xFFF10218–
0xFFF10223
Reserved
−
0xFFF10224
DMA Channel Defrost Register
DMACHDFR
Table 9-9. Consolidated Memory Map (Continued)
Address
Name/Status
Acronym
Reference
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...