MSC8144E Reference Manual, Rev. 3
18-24
Freescale
Semiconductor
QUICC Engine™ Subsystem
18.7.1.5 SGMII Mode
The Serial Gigabit Media Independent Interface (SGMII) is designed to satisfy the following
requirements:
Convey network data and port speed between a 1000 PHY and a MAC with significantly
less signal pins than required for GMII.
Operate in full duplex.
In the MSC8144E, SGMII is implemented used the SerDes interface.
Note:
The internal ten-bit interface (TBI) circuitry is used to serialize/deserialize the Ethernet
frame data. The TBI must be configured to perform this function. See the QUICC
Engine™ Block Reference Manual with Protocol Interworking (QEIWRM) for
programming details.
18.7.2
Ethernet Physical Interfaces
You can program the physical interfaces by configuring the PSMR, MIIGSK_CFGR, and
MACCFG2 registers. See the QUICC Engine™ Block Reference Manual with Protocol
Interworking (QEIWRM) for details.
In addition to configuring the Ethernet operating mode, you also have to configure the signal
multiplexing so that the specified signals are made available for use. See Chapter 3, External
Signals, Chapter 5, Reset, Chapter 8, General Configuration Registers, and Chapter 22, GPIO
for programming details.
Note:
The MSC8144E allows adjustment of the transmission delays for the Ethernet signal
lines (except SGMII) using GCR4. Recommended settings are listed in the MSC8144E
data sheet. Guidelines for adjusting these numbers in individual designs is provided in
Using GCR4 to Adjust Ethernet Timing in MSC8144 DSPs (AN3811), available at
www.freescale.com.
This section defines the communications controller Ethernet MAC-to-device pin I/O, as follows:
MII requires 18 I/O pins and supports both data and a management interface to the PHY
(transceiver) device. The MII option supports both 10 and 100 Mbps Ethernet rates.
RMII is a reduced pin implementation of the MII (10/100 Mbps).
RGMII is a reduced pin implementation of the GMII (1000 Mbps = 1 Gbps).
SMII is a serial implementation of the MII (10/100 Mbps).
SGMII is a serial implementation of the GMII (1000 Mbps = 1 Gbps).
Table 18-7 lists the external signal properties.Chapter 3, External Signals describes the
assignment of the signals to the device pins.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...