MSC8144E Reference Manual, Rev. 3
5-18
Freescale
Semiconductor
Reset
SCLK
22–20
0
SerDes Clock Mode
This selects the SerDes reference clock and
frequency.
000
Ref. Clock = 100 MHz, RapidIO = 2.5
GHz, SGMII = 1.25 GHz
001
Ref. Clock = 100 MHz, RapidIO/SGMII =
1.25 GHz
010
Ref. Clock = 125 MHz, RapidIO = 2.5
GHz, SGMII = 1.25 GHz
011
Ref. Clock = 125 MHz, RapidIO/SGMII =
1.25 GHz
100
Ref. Clock = 125 MHz, RapidIO = 3.125
GHz, SGMII is not functional
101
Ref. Clock = 156.25 MHz, RapidIO = 2.5
GHz, SGMII = 1.25 GHz
110
Ref. Clock = 156.25 MHz,
RapidIO/SGMII = 1.25 GHz
111
Ref. Clock = 156.25 MHz, RapidIO =
3.125 GHz, SGMII is not functional
RIOE
19
0
RapidIO Enable
Enables or disables the RapidIO controller.
0
Power is disabled on RapidIO SerDes
lanes.
1
Power is enabled on RapidIO SerDes
lanes.
1x
18
0
RapidIO 1x Select
0
RapidIO 4x mode is selected on SerDes.
1
RapidIO 1x mode is selected on SerDes.
SGMII1
17
0
SGMII 1 Enable
0
SGMII 1 is disabled on SerDes.
1
SGMII 1 is enabled on SerDes.
SGMII2
16
0
SGMII 2 Enable
0
SGMII 2 is disabled on SerDes.
1
SGMII 2 is enabled on SerDes.
—
15–13
0
Reserved. Write to zero for future compatibility.
SPCI
12
0
Select System PLL (PLL0) for PCI Clock
0
Select global PLL (PLL2) for PCI.
1
Select system PLL (PLL0) for PCI.
SDDR
11
0
Select System PLL (PLL0) for DDR Clock
0
Select global PLL (PLL2) for DDR.
1
Select system PLL (PLL0) for DDR.
SM3
10
0
Select System PLL (PLL0) for M3 Clock
0
Select global PLL (PLL2) for M3.
1
Select system PLL (PLL0) for M3.
—
9
0
Reserved. Write to zero for future compatibility.
GPD
8
0
Global PLL (PLL2) Disable
0
Enable global PLL (PLL2).
1
Disable global PLL (PLL2).
CPD
7
0
Core PLL (PLL1) Disable
0
Enable core PLL (PLL1)s.
1
Disable core PLL (PLL1)s.
SPD
6
0
System PLL (PLL0) Disable
0
Enable system PLL (PLL0).
1
Disable system PLL (PLL0).
MODCK
5–0
0
Clock Mode
Defines the clock operating mode.
Table 5-8. RCWLR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...